# PIC32MZ Embedded Connectivity (EC) Family Silicon Errata and Data Sheet Clarification The PIC32MZ Embedded Connectivity (EC) family of devices that you have received conform functionally to the current Device Data Sheet (DS60001191**D**), except for the anomalies described in this document. The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2. The errata described in this document will be addressed in future revisions of the PIC32MZ Embedded Connectivity (EC) family silicon. Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A5). Data Sheet clarifications and corrections (if applicable) start on page 19, following the discussion of silicon issues. The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> X IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com). For example, to identify the silicon revision level using MPLAB X IDE in conjunction with a hardware debugger: - Using the appropriate interface, connect the device to the hardware debugger. - 2. Open an MPLAB X IDE project. - Configure the MPLAB X IDE project for the appropriate device and hardware debugger. - 4. Select <u>Window > Dashboard</u>, and then click the **Refresh Debug Tool Status** icon ( ). - The part number and the Device and Revision ID values appear in the **Output** window. **Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance. The Device and Revision ID values for the various PIC32MZ Embedded Connectivity (EC) family silicon revisions are shown in Table 1. TABLE 1: SILICON DEVREY VALUES | Dord November | Device ID <sup>(1)</sup> | Revision I | D for Silicon | Revision <sup>(1)</sup> | |-------------------|--------------------------|------------|---------------|-------------------------| | Part Number | Device ID(1) | А3 | A4 | A5 | | PIC32MZ1024ECG064 | 0x05103053 | | | | | PIC32MZ1024ECH064 | 0x05108053 | | | | | PIC32MZ1024ECM064 | 0x05130053 | | | | | PIC32MZ2048ECG064 | 0x05104053 | | | | | PIC32MZ2048ECH064 | 0x05109053 | | | | | PIC32MZ2048ECM064 | 0x05131053 | 0.42 | 04 | 05 | | PIC32MZ1024ECG100 | 0x0510D053 | 0x3 | 0x4 | 0x5 | | PIC32MZ1024ECH100 | 0x05112053 | | | | | PIC32MZ1024ECM100 | 0x0513A053 | | | | | PIC32MZ2048ECG100 | 0x0510E053 | | | | | PIC32MZ2048ECH100 | 0x05113053 | | | | | PIC32MZ2048ECM100 | 0x0513B053 | | | | Note 1: Refer to the "Memory Organization" and "Special Features" chapters in the current Device Data Sheet (DS60001191D) for detailed information on Device and Revision IDs for your specific device. TABLE 1: SILICON DEVREV VALUES (CONTINUED) | Dord Mirrorhou | Device ID <sup>(1)</sup> | Revision I | D for Silicor | Revision <sup>(1)</sup> | |-------------------|--------------------------|------------|---------------|-------------------------| | Part Number | Device ID(*) | А3 | A4 | A5 | | PIC32MZ1024ECG124 | 0x05117053 | | | | | PIC32MZ1024ECH124 | 0x0511C053 | | | | | PIC32MZ1024ECM124 | 0x05144053 | | | | | PIC32MZ2048ECG124 | 0x05118053 | | | | | PIC32MZ2048ECH124 | 0x0511D053 | | | | | PIC32MZ2048ECM124 | 0x05145053 | 0x3 | 0x4 | 0x5 | | PIC32MZ1024ECG144 | 0x05121053 | UXS | UX4 | UXO | | PIC32MZ1024ECH144 | 0x05126053 | | | | | PIC32MZ1024ECM144 | 0x0514E053 | | | | | PIC32MZ2048ECG144 | 0x05122053 | | | | | PIC32MZ2048ECH144 | 0x05127053 | | | | | PIC32MZ2048ECM144 | 0x0514F053 | | | | Note 1: Refer to the "Memory Organization" and "Special Features" chapters in the current Device Data Sheet (DS60001191D) for detailed information on Device and Revision IDs for your specific device. TABLE 2: SILICON ISSUE SUMMARY | Module | Feature | Item | Issue Summary | | ffectorision | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------|----| | | | | • | А3 | <b>A4</b> | A5 | | ADC | INT0 Trigger | 1. | When using INT0 as a trigger source for ADC conversion, the INT0EP bit in the INTCON register controls which edge triggers the conversion (rising or falling). However, only a rising edge will trigger the conversion. | Х | Х | Х | | ADC | Data Format | 2. | Two's complement (signed) input mode does not produce expected results. | Х | Х | Х | | Boot Flash | Boot Sequence | 3. | When Boot Flash 1 is selected to be mapped to a Lower Boot Alias memory, the device may instead incorrectly map Boot Flash 2. | Х | Х | х | | Comparator<br>Voltage<br>Reference | Range<br>Selection | 4. | The Comparator Voltage Reference (CVREF) module range selection (CVRR bit in the CVRCON register) does not function. | х | Х | Х | | Ethernet Controller Alternate MII and RMII Configurations The Alternate Ethernet pins, AERXDV and AERXCLK, are not available on 100-pin devices. | | Х | Х | х | | | | Ethernet<br>Controller | MII<br>Configuration | on on | | Х | Х | Х | | Ethernet<br>Controller | RMII Mode | 7. | MII pins that are not used by the Ethernet module during RMII operation may not be available for other functions. | | Х | Х | | I/O Port | The Open Drain selection (ODCx) on I/O port pins is not available when the pin is configured for anything other than a | | х | Х | х | | | Oscillator | FRC Tuning | 9. | Changing values in the OSCTUN register has no effect on the FRC accuracy. | Х | Х | Х | | Oscillator | Ceramic<br>Resonator | 10. | The Ceramic Resonator cannot be used as an input to the Oscillator module (OSC1/OSC2 pins). | Х | Х | Х | | Secondary<br>Oscillator | Crystal<br>Oscillator | 11. | A crystal oscillator cannot be used as the input to the Secondary Oscillator (SOSCI/SOSCO pins). | Х | Х | Х | | Reserved | _ | 12. | _ | _ | - | _ | | Power-<br>Saving<br>Modes | Dream Mode | 13. | Dream mode does not function. | Х | X | х | | Power-<br>Saving<br>Modes | Sleep Mode | 14. | The device may not exit Sleep mode. | Х | Х | х | | SPI | Maximum<br>Speed<br>Operation | 15. | The SPI clock speed does not meet the published specification. | | X | х | | Reserved | _ | 16. | _ | _ | _ | _ | | System Bus Permission Access Permission Access When Permission Access is enabled, any access by an initiator that is not allowed will not succeed; however, the status registers may not accurately report the violations. | | Х | Х | х | | | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. TABLE 2: SILICON ISSUE SUMMARY (CONTINUED) | Module | Feature | Item | Issue Summary | | ffecte<br>risior | | |-------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------|----| | | | | - | А3 | <b>A4</b> | A5 | | USB | Suspend Mode | 18. | The USB module will not function if the device enters Sleep mode and the USB PHY is turned off by setting the USBSSEN bit in the CFGCON register to '1'. | Х | Х | Х | | USB | _ | 19. | The USB module requires a start-up delay. | Χ | Χ | Χ | | USB | Endpoint FIFO | 20. | Endpoint FIFOs cannot be read using 32-bit reads. | Χ | Χ | Χ | | Reserved | _ | 21. | _ | _ | _ | _ | | Watchdog<br>Timer | Window Mode | 22. | When the Watchdog Timer is used in Window mode, the module may issue a Reset even if the user tries to clear the module within the allowed window. | Х | Х | Х | | Watchdog<br>Timer | Reset Trigger | 23. | When the Watchdog Timer expires during Sleep mode, it causes a Reset rather than a non-maskable interrupt (NMI). | Х | Х | Х | | PMP | Address Lines | PMP address lines block the use of lower-order functions when the PMP is used but the corresponding bit in the PMAEN register is cleared. | | Х | X | Х | | I <sup>2</sup> C | I <sup>2</sup> C Master Stop 25. The hardware Master Stop control does not function. | | Χ | Χ | Χ | | | Crypto<br>Engine | | | Х | Х | Х | | | Random<br>Number<br>Generator | True Random<br>Number<br>Generator<br>(TRNG) Mode | 27. | TRNG mode does not function. | х | Х | х | | Flash | Code-Protect | 28. | Once the Code-Protect feature is enabled, a device cannot be erased using ICSP™ or JTAG. | Х | | | | ADC | Group Interrupt | 29. | When using Channel Scan, Class 3 inputs are always part of<br>the Group Interrupt regardless of the setting of the AGIENx bits<br>in the AD1IRQENx register. | х | Х | Х | | SQI | Soft Reset | 30. | A Soft Reset is only possible when clock divider values are '0' and '1'. | Х | Х | Х | | SQI | XIP Mode | 31. | XIP mode is not operational. | Χ | Х | Χ | | SQI | Buffer<br>Thresholds | 32. | Transmit and receive operation may not function properly. | Х | Х | Х | | SQI | Interrupts | 33. | Some Interrupt Signal Enable bits are set upon a Reset. | Χ | Χ | Χ | | SQI | Read Clock<br>Speed | 34. | Clock for read operations does not meet the published specification. | Х | Х | Х | | SQI | Transmit Buffer<br>Empty Status | 35. | Upon a reset, the Transmit Buffer Empty Status (TXEMPTYIF) bit in the SQI1INTSTAT register is cleared to zero instead of being set to one. | х | Х | Х | | Reserved | _ | 36. | _ | _ | | _ | | Comparator | Offset | 37. | The Comparator offset does not meet the published specification | Х | Х | Х | | I/O Pins | SOSCO<br>Function | 38. | I/O pins shared with the SOSCO function cannot be used as general purpose input or output. | | Х | Х | | I <sup>2</sup> C | Overrun<br>Interrupt | 39. | A Slave interrupt is not generated during an overrun condition. | | Х | Х | | Flash<br>Memory | Program Write<br>Protect | 40. | The Program Write Protect (PWP) bits protect all Program Memory. | | Х | Х | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. TABLE 2: SILICON ISSUE SUMMARY (CONTINUED) | Module | Feature | Item | Issue Summary | | fecterision | | |-------------------------|-----------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------|----|-------------|----| | | | | - | А3 | <b>A4</b> | A5 | | Oscillator | Posc | 41. | A crystal oscillator cannot be used as an input to the Primary Oscillator (OSC1/OSC2 pins). | Х | Х | | | 5V Tolerant<br>I/O Pins | Pull-ups | 42. | Internal pull-up resistors may not guarantee a logical '1' on digital inputs on 5V tolerant pins. | Х | Х | Х | | ADC | _ | 43. | Certain ADC operating modes are not supported. | Χ | Χ | Χ | | ADC | _ | 44. | The ADC module does not meet published specifications. | Х | Χ | Χ | | Prefetch | Module Disable | 45. | Disabling the Prefetch does not invalidate contents. | Х | Χ | Χ | | Oscillator | hardware (IESO) clock switching. | | | Х | Х | Х | | DMA | Interrupt Trigger 47. A UART6 Transfer Done interrupt cannot be used to trigger DMA activity. | | Х | Х | Х | | | UART Auto-baud 48. | | 48. | The Automatic Baud Rate feature does not function to set the baud rate. | Х | Х | Х | | Reserved | Reserved — 49. — | | _ | _ | - | - | | Oscillator | POSC Crystal | 50. | Crystal support for the Primary Oscillator does not meet published specifications for frequency and voltage. | | Х | Х | | Reserved | _ | 51. | _ | | _ | _ | | I <sup>2</sup> C | SDA Hold Time | 52. | Lengthening the SDA hold time causes bus collisions in 1 MHz mode. | Х | Х | Х | | System Bus | Simultaneous<br>Access | 53. | CAN data may become corrupted during simultaneous operation. | Х | Х | Х | | Reserved | _ | 54. | _ | _ | _ | _ | | Oscillator | Reference<br>Clock | 55. | The Reference Clock cannot use input frequencies greater than 100 MHz. | Х | Х | Х | | UART | Synchronization | 56. | On a RX FIFO overflow, shift registers stop receiving data, which causes the UART to lose synchronization. | Х | Х | Х | | Timer1 | Prescaler | 57. | Timer1 will not generate interrupts with an external asynchronous clock input and prescaler other than 1:1. | Х | Х | Х | | PMP | Read | 58. | A PMP read does not generate an interrupt when the WAITE bit = 0. | Х | Х | Х | | PMP | Wait Cycle | 59. | The pulse width of WAITE is '0' when the WAITM<3:0> bits = 0000. | Х | Х | X | | Reserved | | 60. | _ | _ | _ | _ | | Watchdog<br>Timer | Clearing | 61. | Clearing the Watchdog Timer does not function as specified in | | Х | Х | | Flash | Panel Swap | 62. | The NVMKEY unlock sequence is not required to change the Flash panel order. | Х | Х | X | **Note 1:** Only those issues indicated in the last column apply to the current silicon revision. ### Silicon Errata Issues Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A5). ### 1. Module: ADC When using INT0 as a trigger source for ADC conversion, the INT0EP bit in the INTCON register controls which edge triggers the conversion (rising or falling). However, only a rising edge will trigger the conversion. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 2. Module: ADC Two's complement (signed) input mode does not produce the expected results. Signed mode selections are SHxMOD<1:0> = 01 for single-ended or SHxMOD<1:0> = 11 for differential inputs. ### Work arounds: ### Work around 1 Use two's complement format for all inputs. The Two's complement format works properly when all sample and holds are set for this format. Single-ended or Differential mode can still be selected independently. Use one of the following settings for SH0MOD through SH5MOD: - SHxMOD<1:0> = 01, for signed single-ended or - SHxMOD<1:0> = 11, for signed differential inputs ### Work around 2 Use unipolar (unsigned) mode selections for all sample and holds. Where needed, convert the unsigned results to signed values. Unsigned 12-bit results can be converted to signed values by subtracting 2048 from the signed result. Use one of the following settings for SH0MOD through SH5MOD: - SHxMOD<1:0> = 00, for unsigned single-ended - SHxMOD<1:0> = 10, for unsigned differential inputs ### Affected Silicon Revisions | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 3. Module: Boot Flash When Boot Flash 1 is selected to be mapped to a Lower Boot Alias memory, the device may instead incorrectly map Boot Flash 2. ### Work around Program an invalid sequence number (such as 0xFFFFFFFF or 0x00000000) into Boot Flash 2. This will force the device to map Boot Flash 1 into the Lower Boot Alias memory. ### **Affected Silicon Revisions** | А3 | <b>A4</b> | A5 | | | | |----|-----------|----|--|--|--| | Х | Х | Х | | | | ### 4. Module: Comparator Voltage Reference The Comparator Voltage Reference (CVREF) module range selection (CVRR bit in the CVRCON register) does not function. The default setting of the CVREF Range Selection bit (CVRR) is set to 0 to 0.67 CVRSRC, with a step size of CVRSRC/24, and *cannot* be changed. ### Work around Use an External Voltage Reference and adjust it appropriately to achieve the desired CVREF output. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 5. Module: Ethernet Controller The Alternate Ethernet pins, AERXDV and AERXCLK, are not available on 100-pin devices. ### Work around Only use either the MII or RMII configuration. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 6. Module: Ethernet Controller MII mode is not available on 64-pin devices. In this mode, the Ethernet pin, ERXD2, is not available. ### Work around Use the RMII or Alternate RMII configurations. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Х | Х | Χ | | | | ### 7. Module: Ethernet Controller MII pins that are not used by the Ethernet module during RMII operation are not released, and therefore, lower priority functions on these pins are not available in this mode. However, higher priority functions on these pins, such as EBI and analog inputs (for ADC and Comparators), can still be used. ### Work around None. ### Affected Silicon Revisions | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Х | | | | ### 8. Module: I/O Port The Open Drain selection (ODCx) on I/O port pins is not available when the pin is configured for anything other than a standard port output. the Open Drain feature is not available for dedicated or remappable Peripheral Pin Select (PPS) output features. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | #### 9. Module: Oscillator Changing values in the OSCTUN register has no effect on the FRC accuracy. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Х | | | | ### 10. Module: Oscillator The Ceramic Resonator cannot be used as an input to the Oscillator module (OSC1/OSC2 pins). ### Work around Instead, use either a crystal oscillator or the external clock. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 11. Module: Secondary Oscillator A crystal oscillator cannot be used as the input to the Secondary Oscillator (SOSCI/SOSCO pins). ### Work around Instead, use the external clock. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 12. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 13. Module: Power-Saving Modes Dream mode is intended as a feature allowing DMA operation while the CPU is in Idle mode; however, Dream mode does not function. ### Work around None. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 14. Module: Power-Saving Modes The device may not exit Sleep mode. ### Work arounds Enable Flash in Sleep mode by clearing the Flash Sleep Mode Configuration bit, FSLEEP, in the DEVCFG0/ADEVCFG0 configuration register. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 15. Module: SPI The SPI clock speed does not meet the published specification. The maximum supported SPI clock speed is 27 MHz. ### Work around None. ### **Affected Silicon Revisions** | А3 | <b>A4</b> | A5 | | | | |----|-----------|----|--|--|--| | Χ | Χ | Χ | | | | ### 16. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 17. Module: System Bus When Permission Access is enabled, any access by an initiator that is not allowed will not succeed; however, the status registers may not accurately report the violations. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 18. Module: USB The USB module will not function if the device enters Sleep mode and the USB PHY is turned off by setting the USBSSEN bit in the CFGCON register to '1'. ### Work around Keep the USB PHY operational in Sleep mode by setting the USBSSEN bit to '0'. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 19. Module: USB The USB module requires a start-up delay. ### Work around When enabling the USB PLL, add a three second delay before turning on the USB module. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 20. Module: USB Endpoint FIFOs cannot be read using 32-bit reads. ### Work around Use 8-bit reads, reading each portion and copying into a 32-bit value. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 21. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 22. Module: Watchdog Timer When the Watchdog Timer is used in Window mode, the module may issue a Reset even if the user tries to clear the module within the allowed window. ### Work around None. | A3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 23. Module: Watchdog Timer When the Watchdog Timer expires during Sleep mode, it causes a Reset rather than a Non-maskable Interrupt (NMI). ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Х | Х | Х | | | | ### 24. Module: PMP PMP address lines block the use of lower-order functions when the PMP is used but the corresponding bit in the PMAEN register is cleared. For example, on 100-pin devices, pin 2 is EBIA5/AN34/PMA5/RA5; however, clearing bit 5 of the PMAEN register does not allow RA5 to function as GPIO even though PMA5 is not to be used with the PMP. ### Work around Higher-order functions are available and should be used instead. As described in the previous example, EBIA5 and AN34 would be available. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Χ | | | | ### 25. Module: I<sup>2</sup>C The hardware Master Stop control (PEN bit) does not function. ### Work around Instead of hardware, use software to create the Stop condition, which involves execution of two separate steps. #### Step 1: During I<sup>2</sup>C software initialization, perform the following actions: - 1. Clear the LAT bit of the SDA pin. - 2. Clear the TRIS bit of the SDA pin to be configured as an output. - 3. Set the LAT bit of the SCL pin. - 4. Set the TRIS bit of the SCL pin to be configured as an input. - Enable the I<sup>2</sup>C module by setting the ON bit in the I2CxCON register. - To avoid using software delay loops, set up a Timer module with an interval equivalent to 1 BRG time. Load the Period register with the value equivalent to 1 BRG time. The Timer interrupt will occur for every 1 BRG time period. ### Step 2: To create the Stop condition on the I<sup>2</sup>C bus, *do not* set the PEN bit in the I2CxCON register. Instead, a software routine should be invoked to provide delays and manipulate the GPIO (bitbang) that the I<sup>2</sup>C pins share that would create a Stop condition. A Stop condition occurs when SDA goes high 1 BRG time after SCL goes high. SCL goes high at least 1 BRG time after receiving ACK or NACK from the slave. When the Mater is ready to send a Stop condition, perform the following steps to create the Stop condition: - 1. Start the Timer module. - After 1 BRG time period has elapsed, disable the I<sup>2</sup>C module by clearing the ON bit in the I2CxCON register. - After 1 more additional BRG time periods have elapsed, change the direction of the SDA pin to an input by setting the corresponding TRIS bit. - After 2 more additional BRG time periods have elapsed, enable the I<sup>2</sup>C module by setting the ON bit in the I2CxCON register. - 5. Clear the LAT bit of the SDA pin. - 6. Clear the TRIS bit of the SDA pin to be configured as an output. - 7. Set the LAT bit of the SCL pin. - Set the TRIS bit of the SCL pin to be configured as input. - 9. Stop the Timer module. ### Disabling the I<sup>2</sup>C module When users want to disable the I<sup>2</sup>C module for saving power, the following steps must be performed: - 1. Set the LAT bit of the SDA pin. - 2. Set the TRIS bit of the SDA pin to be configured as an input. - 3. Turn OFF the I<sup>2</sup>C module by clearing the ON bit in the I2CxCON register. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 26. Module: Crypto Engine The Crypto Engine processes data in big-endian order rather than little-endian. Use the SWAPEN bit (CECON<5>) to byte-reverse the data on input. After the data is processed, it must be byte-reversed by software or programmable DMA. ### **Affected Silicon Revisions** | | А3 | A4 | A5 | | | | |---|----|----|----|--|--|--| | Ī | Χ | Χ | Χ | | | | ### 27. Module: Random Number Generator True RNG mode does not function. ### Work around Instead, use Pseudo-Random Number Generator (PRNG) mode. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | #### 28. Module: Flash Under normal conditions, once the Code-Protect feature is enabled, a device cannot be accessed (read and/or write) through external interfaces such as $ICSP^{TM}$ or JTAG. To gain access through these interfaces, the Code-Protect bit must be erased, either by issuing an erase command (using ICSP or JTAG) or with the help of RTSP code. However, the device erase command using ICSP or JTAG does not function, once the Code-Protect feature is enabled. ### Work arounds: ### Work around 1 Use the RTSP method to update code in a Code-Protect enabled device. In this mode, Flash memory can be erased and programmed with desired data. ### Work around 2 Use the RTSP method with the Live-Update feature of the device to erase the Code-Protect bit. Using this method, the application will erase the Code-Protect bit located in the inactive Boot Flash memory, and update this Boot Flash sequence to a higher number versus the active Boot Flash memory. On the next POR, Boot Flash memory with the erased Code-Protect bit will be used to configure the device, including Code-Protect configuration. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | | | | | | ### 29. Module: ADC When using Channel Scan, Class 3 inputs are always part of the Group Interrupt regardless of the setting of the AGIENx bits in the AD1IRQENx register. Conversions should only be part of the Group interrupt if a AGIENx bit is set. ### Work around None. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 30. Module: SQI A SQI Soft Reset, which is controlled by the RESET bit in the SQI1CFG register does not work when the CLKDIV<7:0> bits in the SQI1CLKCON register have a value of two or higher. ### Work around Set the CLKDIV<7:0> bits to a value of zero or ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 31. Module: SQI XIP mode is not operational (MODE<2:0> bits = 011 in the SQI1CFG register). ### Work around Use PIO mode (MODE<2:0> bits = 001) or DMA mode (MODE<2:0> bits = 010). ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 32. Module: SQI Transmit and receive operation may not function properly. ### Work around Set the TXCMDTHR<5:0> and RXCMDTHR<5:0> bits in the SQI1CMDTHR register to multiples of 4 (32-bit aligned data buffers). ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | #### 33. Module: SQI The TXEMPTYISE, TXTHRISE, RXEMPTYISE, RXTHRISE, and CONEMPTYISE Interrupt Signal Enable bits in the SQI1INTSEN register are enabled on a device Reset. ### Work around Clear these bits by software. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 34. Module: SQI Clock speed for read operations does not meet the maximum specification (SQ10) of 50 MHz. For read operations the maximum clock is 25 MHz. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 35. Module: SQI For all resets, the Transmit Buffer Empty Status (TXEMPTYIF) bit in the SQI1INTSTAT register is cleared to zero instead of being set to one. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Χ | | | | ### 36. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 37. Module: Comparator The Input Offset Voltage parameter (D300) is not within the published data sheet specification. The typical value is ±30 mV. #### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 38. Module: I/O Pins When the Secondary Oscillator is disabled through the FSOSCEN bit (DEVCFG1<6>), the SOSCO pin does not tri-state and is driven to Vss. An I/O pin shared with the SOSCO function cannot be used as a general purpose input or output. ### Work around None. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 39. Module: I<sup>2</sup>C When operating in Slave mode, the I<sup>2</sup>C module does not trigger an interrupt when an overrun condition occurs. ### Work around Monitor the I2COV bit in the I2CxSTAT register using software. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 40. Module: Flash Memory Under normal conditions, setting the Program Write Protect (PWP) bits sets a mark below which the program memory is protected. Memory above this setting may be erased or written. However, the device protects all of program memory when any PWP bits are set. ### Work around None. ### **Affected Silicon Revisions** | А3 | <b>A4</b> | A5 | | | | |----|-----------|----|--|--|--| | Χ | Х | Х | | | | ### 41. Module: Oscillator Depending on the revision of silicon, a crystal oscillator cannot be used as the input to the Primary Oscillator (OSC1/OSC2 pins). ### Work around ### For Revision A3 and A4 silicon: Use an external clock or an internal FRC. ### For Revision A5 silicon: See Data Sheet Clarification 2: Primary Oscillator. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | | | | | ### 42. Module: 5V Tolerant I/O Pins When internal pull-ups are enabled on 5V tolerant I/O pins, the level as measured on the pin and available to external device inputs may not exceed the minimum value of VIH, and therefore qualify as a logic "high". However, with respect to the PIC32 device, as long as VDD $\geq$ 3V and the load doesn't exceed -50 $\mu A$ , the internal pull-ups are guaranteed to be recognized as a logic "high" internally to the device. ### Work around It is recommend to only use external pull-ups: - To guarantee a logic "high" for external logic input circuits outside of the PIC32 device - For PIC32 device inputs, if the external load exceeds -50 μA or VDD < 3V ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### 43. Module: ADC Note: A related code example is available in MPLAB Harmony, Version 1.02 or later. For more information, visit http://www.micochip.com/harmony. The following ADC operating modes are not supported: - Software polling of ADC status bits - · Manual software ADC triggering - ADC interrupt modes (use DMA Interrupt mode) - ADC SFR accesses by the CPU while ADC is operating - ADC Boost or low-power mode. - Individual ADC Input Conversion Requests (i.e., RQCNVRT bit in the ADCCON3 register) - Use of ADC S&H Channels 0-4 except for calibration - Any ADC references other than external VREF+ and VREF- pins - · ADC Differential mode ### Work around None. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 44. Module: ADC ### For Revision A3 and A4 silicon: Note: A related code example is available in MPLAB Harmony, Versions 1.00 or 1.01. These versions are available in the MPLAB Harmony archive. For more information, visit http://www.micochip.com/harmony. The ADC module does not meet the published Throughput Rate (AD51) and Full-Scale Input Range (AD12) specifications. The updated Maximum Throughput Rate (AD51) specification is 125 ksps, assuming 16x Oversampling mode. The updated Maximum Full-Scale Input Range is 2.5V for both Differential and Singled-Ended modes. The updated Minimum Full-Scale Input Range is -2.5V for Differential mode. ### For Revision A5 silicon with date codes of 1503xxx (i.e., 1/12/15) or later: Note: A related code example is available in MPLAB Harmony, Version 1.02 or later. For more information, visit: http://www.micochip.com/harmony. These devices will have ADC performance as specified in Table 3 and Table 4. ### For Revision A5 silicon with date codes prior to 1503xxx (i.e., 1/12/15): These devices were not calibrated appropriately and may not perform to the specifications defined in Table 3 and Table 4. #### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### TABLE 3: ADC1 MODULE SPECIFICATIONS | AC CHA | ARACTERIS | STICS <sup>(3,4)</sup> | Standard Op<br>(unless other<br>Operating ter | rwise stat | | | es 2,3,4): 2.5V to 3.6V | |---------------|-----------|------------------------------------------------------|-----------------------------------------------|-------------|----------------------------------|----------|-------------------------------------------------------------------| | Param. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | Device | Supply | | | | | | | | AD01 | AVDD | Module VDD Supply | Greater of<br>VDD – 0.3<br>or 2.5 | _ | Lesser of<br>VDD + 0.3<br>or 3.6 | V | _ | | AD02 | AVss | Module Vss Supply | Vss | _ | Vss + 0.3 | V | _ | | Referen | ce Inputs | | | | | | | | AD05 | VREFH | Reference Voltage High | AVss + 2.0 | _ | AVDD | V | VREFH = VREF+ (Note 1) | | AD06 | VREFL | Reference Voltage Low | AVss | _ | VREFH - 2.0 | V | (Note 1) | | AD07 | VREF | Absolute Reference<br>Voltage (VREFH – VREFL) | 2.0 | _ | AVDD | V | _ | | AD08<br>AD08a | IREF | Current Drain | | 100<br>.002 | 150<br>1 | μA<br>μA | ADC operating<br>ADC off | | Analog | Input | | | • | | • | | | AD12 | VINH-VINL | Full-Scale Input Range | 0 | _ | Lesser of<br>VDD - 0.6<br>or 2.5 | V | Single-ended mode only<br>(Differential mode is not<br>supported) | | AD14 | VINCM | Common Mode Input<br>Voltage | AVSS +<br>VREF/2 | _ | AVDD –<br>VREF/2 | V | _ | | AD17 | Rin | Recommended<br>Impedance of Analog<br>Voltage Source | _ | _ | ≤ 10k | Ω | (Note 1) For minimum sampling time | - **Note 1:** These parameters are not characterized or tested in manufacturing. - 2: The ADC module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is guaranteed, but not characterized. - 3: Specifications are based on adherence to the requirements listed in Section 28.1 "ADC Configuration Requirements". - **4:** All data was collected using a dedicated external precision voltage source connected to VREF+ and with VREF- tied to external AVss. External VREF+ and VREF- must be used at all times. TABLE 3: ADC1 MODULE SPECIFICATIONS (CONTINUED) | IADLL | <u>. 70</u> | OT WODOLL OF LON I | | , , , , , , , , , , , , , , , , , , , | | | | | | |--------|-------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|-------|----------------------------------------------------|--|--| | AC CHA | ARACTERIS | STICS <sup>(3,4)</sup> | Standard Operating Conditions (see Notes 2,3,4): 2.5V to 3.6V (unless otherwise stated) Operating temperature $0^{\circ}C \le TA \le +85^{\circ}C$ | | | | | | | | Param. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | | ADC Ac | curacy – N | leasurements with Exte | rnal VREF+/VF | REF- | | | | | | | AD20c | Nr | Resolution | | 8 data bits | | bits | _ | | | | AD21c | INL | Integral Nonlinearity | -5 | ±3 | +5 | LSb | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 2.5V | | | | AD22c | DNL | Differential Nonlinearity | -1 | ±1 | +2 | LSb | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 2.5V | | | | AD23c | GERR | Gain Error | -10 | ±3 | +10 | LSb | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 2.5V | | | | AD24c | EOFF | Offset Error | -9 | ±1 | +9 | LSb | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 2.5V | | | | AD25e | _ | Monotonicity | _ | _ | _ | _ | Guaranteed | | | | Dynami | c Performa | ance | | | | | | | | | AD31b | SINAD | Signal to Noise and Distortion | _ | 42 | _ | dB | _ | | | | AD34b | ENOB | Effective Number of bits | _ | 7 | | bits | _ | | | - Note 1: These parameters are not characterized or tested in manufacturing. - 2: The ADC module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is guaranteed, but not characterized. - 3: Specifications are based on adherence to the requirements listed in **Section 28.1 "ADC Configuration Requirements**". - **4:** All data was collected using a dedicated external precision voltage source connected to VREF+ and with VREF- tied to external AVSS. External VREF+ and VREF- must be used at all times. TABLE 4: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS | AC CHA | ARACTE | RISTICS <sup>(2,4,5)</sup> | (unless | otherw | ise stat | ed) | ns (see Notes 3,4,5): 2.5V to 3.6V<br>≤ TA ≤ +85°C | |---------------|-----------|----------------------------------------------------------|---------|---------------------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param.<br>No. | Symbol | Characteristics | Min. | Typ. <sup>(1)</sup> | Max. | Units | Conditions | | Clock P | aramete | rs | | | | | | | AD50 | TAD | ADC Clock<br>Period | 1000 | _ | 2000 | ns | _ | | Throug | hput Rate | Э | | | | | | | AD51 | Fтр | SH0 – SH4<br>(Class 1 Inputs) | _ | _ | _ | _ | SH0-SH4 functionality is not supported. Sampling must be performed on SH5 only. See Note 3. | | | | SH5<br>(Class 2 and 3<br>Inputs) | | _ | 66.6 | ksps | Single Class 2 or 3 input, 1 MHz ADC Clock, Source impedance $\leq$ 10 k $\Omega$ , SAMC = `b00001010, Assumes there are no pending sample conversion operations at time of trigger. See <b>Note 3</b> . | | | | Conversion<br>Pipeline | _ | _ | 1 | Msps | _ | | Timing | Paramete | ers | | | | | | | AD60 | Тѕамр | Sample Time<br>for SH0-SH4<br>(Class 1 Inputs) | _ | _ | | TAD | SH0-SH4 functionality is not supported.<br>Sampling must be performed on SH5 only. | | | | Sample Time<br>for SH5<br>(Class 2 and 3<br>Inputs) | 10 | _ | | TAD | Source Impedance ≤ 10 kΩ, 1 MHz ADC clock | | AD62 | TCONV | Conversion<br>Time (after<br>sample time is<br>complete) | _ | _ | 10 | TAD | SH0-SH4 functionality is not supported. Sampling must be performed on SH5 only. For SH5, TSAMP + TCONV provides Trigger to data ready timing; | | AD64 | TCAL | Calibration Time | _ | 160 | _ | TAD | _ | | AD65 | TWAKE | Wake-up time<br>from Low-<br>Power Mode | _ | 2 | _ | TAD | _ | - Note 1: These parameters are not characterized, or tested in manufacturing. - 2: The ADC module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is guaranteed, but not characterized. - 3: Assuming correct PLL configuration (i.e., 192 MHz system clock). - 4: Specifications are based on adherence to the requirements listed in **Section 28.1 "ADC Configuration Requirements**". - 5: All data was collected using a dedicated external precision voltage source connected to VREF+ and with VREF- tied to external AVSS. External VREF+ and VREF- must be used at all times. ### 45. Module: Prefetch The Prefetch module does not invalidate buffer contents when the module is disabled by setting the PREFEN<1:0> bits to `b00. ### Work around To disable the Prefetch module, execute four 32-bit NOP commands before and after setting the PREFEN<1:0> bits to `b00. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Х | Х | Х | | | | ### 46. Module: Oscillator Switching the System Clock (SYSCLK) to the System PLL (SPLL) causes a device Reset. This affects both software and hardware (IESO) clock switching. ### Work around To switch the clock source, disable IESO, and execute the following steps in software: - Reduce the speed of all peripheral buses to 128:1 through PBCLKx (where 'x' ≠ 7) and reduce the speed of the CPU bus to 128:1 through PBCLK7. - 2. Perform the clock switch. - Set the speed of the CPU bus to the previous clock switch divisor and set the speed of the peripheral buses to their previous clock switch divisor. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Х | | | | ### 47. Module: DMA The UART6 Transfer Done Interrupt (190) cannot be used to trigger a DMA activity, such as a start or a stop. ### Work around None. ### Affected Silicon Revisions | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 48. Module: UART The UART Automatic baud rate feature is intended to set the baud rate during run-time based on external data input. However, this feature does not function. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | #### 49. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 50. Module: Oscillator The Primary Oscillator does not meet the published specifications for crystal support. ### Work around To use a crystal with the Primary Oscillator, the following limitations on voltage and frequency must be observed: - $2.4V \le VDD \le 3.6V$ - Crystal Speed = 12 MHz Additional details can be found in Data Sheet Clarification 2: Primary Oscillator. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 51. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 52. Module: I<sup>2</sup>C Setting the SDAHT bit in the I<sup>2</sup>C module lengthens the time that the SDAx pin is held after SCLx falls to 300 ns from 100 ns. However, the actual hold time is longer than 300 ns, and as a result, it causes a bus collision when operating at 1 MHz. ### Work around Do not set the SDAHT bit when operating the I<sup>2</sup>C module at 1 MHz. ### **Affected Silicon Revisions** | А3 | <b>A4</b> | A5 | | | | |----|-----------|----|--|--|--| | Х | Х | Х | | | | ### 53. Module: System Bus When operating the system bus at 8 MHz, having the CAN module access one RAM bank while the Crypto module accesses the other RAM bank can cause the CAN data to become corrupted. ### Work around Operate the system bus at frequencies faster than 8 MHz. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 54. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 55. Module: Oscillator The Reference Clock Module cannot accept input frequencies greater than 100 MHz. Therefore, SYSCLK cannot be used as an input if the SYSCLK operates at frequencies greater than 100 MHz. ### Work around Instead of using SYSCLK, use PBCLK1 as the input, which is limited to 100 MHz and is synchronized to SYSCLK. ### **Affected Silicon Revisions** | А3 | <b>A4</b> | <b>A5</b> | | | | |----|-----------|-----------|--|--|--| | Χ | Χ | Χ | | | | ### 56. Module: UART During a RX FIFO overflow condition, the shift register stops receiving data. This causes the UART to lose synchronization with the serial data stream. The only way to recover from this is to turn the UART OFF and ON until it synchronizes. This could require several OFF/ON sequences. ### Work arounds ### Work around 1: Avoid the RX overrun condition by ensuring that the UARTx module has a high enough interrupt priority such that other peripheral interrupt processing latencies do not exceed the time to overrun the UART RX buffer based on the application baud rate. Alternately or in addition to, set the URXISEL bits in the UxSTA register to generate an earlier RX interrupt based on RX FIFO fill status to buy more time for interrupt latency processing requirements. ### Work around 2: If avoiding RX FIFO overruns is not possible, implement a ACK/NAK software handshake protocol to repeat lost packet transfers after restoring UART synchronization. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 57. Module: Timer1 Timer1 will not generate interrupts with an external asynchronous clock input and prescaler other than 1:1. ### Work around With External Clock Asynchronous mode, use the 1:1 Prescaler mode with a software timer overflow variable to keep track of the desired equivalent of the greater than 1:1 prescaler setting. Alternately, use External Synchronous Clock mode if this is an option for the application | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 58. Module: PMP When the PMP is set to Master mode, and the WAITE bit is set to '0' to have no wait states after the read strobe, a read operation does not generate an interrupt. ### Work around None. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 59. Module: PMP If the WAITM<3:0> bits = 0000, the end phase should be 1 TPB. However, the end phase does not delay. ### Work around None ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | #### 60. Module: Reserved The issue previously reported in a prior revision of this errata, is no longer relevant and was removed. ### 61. Module: Watchdog Timer The data sheet specifies that a 16-bit write to the WDTCLRKEY<15:0> bits is required to clear the Watchdog Timer. However, a 16-bit write does not work. In addition, writing to the WDTCONCLR, WDTCONSET, and WDTCONINV registers clears the Watchdog Timer, which should not occur. ### Work around Use a 32-bit write to the WDTCON register to clear the Watchdog Timer. ### **Affected Silicon Revisions** | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Χ | Χ | | | | ### 62. Module: Flash The SWAP bit (NVMCON<7>) can be changed without executing the NVMKEY unlock sequence. ### Work around None. | А3 | A4 | A5 | | | | |----|----|----|--|--|--| | Χ | Х | Х | | | | ### **Data Sheet Clarifications** The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS60001191**D**): Note: Corrections in tables are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity. ### 1. Module: System Bus Arbitration The following legal notification was omitted from **Section 4.2 "System Bus Arbitration"** of the Memory Organization chapter. ### 4.2 System Bus Arbitration Note: The System Bus interconnect implements one or more instantiations of the SonicsSX<sup>®</sup> interconnect from Sonics, Inc. This document contains materials that are (c) 2003-2015 Sonics, Inc., and that constitute proprietary information of Sonics, Inc. SonicsSX is a registered trademark of Sonics, Inc. All such materials and trademarks are used under license from Sonics, Inc. ### 2. Module: Primary Oscillator To use the Primary Oscillator with a crystal, only the following crystal is supported for PIC32MZ EC family devices: XTAL = ABLS-LR-12.000MHZ-18-D-R-T No other crystals are guaranteed to function 100% over voltage, temperature, and population. Adequate testing required in your application to ensure reliable operation. The following figure shows the required configuration. ### APPENDIX A: REVISION HISTORY ### Rev A Document (11/2013) Initial release of this document, issued for revision A3 silicon. This version includes the following issues: 1 (ADC), 2 (ADC), 3 (Boot Flash), 4 (Comparator Voltage Reference), 5 (Ethernet Controller), 6 (Ethernet Controller), 7 (Ethernet Controller), 8 (I/O Port), 9 (Oscillator), 10 (Oscillator), 11 (Secondary Oscillator), 12 (LPRC Oscillator), 13 (Power-Saving Modes), 14 (Power-Saving Modes), 15 (SPI), 16 (SQI), 17 (System Bus), 18 (USB), 19 (USB), 20 (USB), 21 (USB), 22 (Watchdog Timer), 23 (Watchdog Timer), 24 (PMP), 25 (I<sup>2</sup>C), 26 (Crypto Engine), and 27 (Random Number Generator). ### Rev B Document (12/2013) Updated issues 7 (Ethernet Controller) and 14 (Power-Saving Modes). Content in issue 21, which was included in a previous errata version, was removed and this issue has been marked as **Reserved**. Added data sheet clarification issues 1 (Power-Down Current) and 2 (Operating Conditions), and silicon issues 28 (Flash) and 29 (ADC). ### Rev C Document (4/2014) Updated for revision A4 silicon. Content in issues 12 and 16, which was included in a previous errata version, was removed and these issues have been marked as **Reserved**. Added silicon issues 30 (SQI), 31 (SQI), 32 (SQI), 33 (SQI), 34 (SQI), 35 (SQI), 36 (Comparator), 37 (Comparator), 38 (I/O Pins), 39 (I<sup>2</sup>C), 40 (Flash Memory), 41 (Oscillator), 42 (5V Tolerant I/O Pins), 43 (ADC), 44 (ADC), and 45 (Prefetch). Added data sheet clarification issues 3 (Internal FRC Accuracy), 4 (Internal LPRC Accuracy), 5 (Internal Backup FRC (BFRC) Accuracy), 6 (ADC1 Module Specifications and Timing Requirements), 7 (ADC Configuration Requirements), 8 (SQI Timing Requirements), 9 (DC Temperature and Voltage Specifications.), 10 (Recommended Minimum Connection), and 11 (I/O Ports). ### Rev D Document (5/2014) Updated silicon issues 43 (ADC) and 44 (ADC) and data sheet clarifications 6 (ADC1 Module Specifications and Timing Requirements) and 7 (ADC Configuration Requirements). ### Rev E Document (9/2014) Updated for revision A5 silicon. Updated silicon issues 24 (PMP), 25 (I<sup>2</sup>C), and 41 (Oscillator). Added silicon issues 46 (Oscillator), 47 (DMA), 48 (UART), 49 (Deadman Timer), 50 (Oscillator), and 51 (ADC). Removed data sheet clarifications 1 through 6 and 8 through 11. Issue 7 was retained, which is now issue 1 (ADC Configuration Requirements). Added data sheet clarifications 2 (I/O Ports) and 3 (Primary Oscillator). ### Rev F Document (10/2014) Content in issue 51, which was included in the previous errata version, was removed and this issue have been marked as **Reserved**. Updated issue 44 (ADC). Added data sheet clarification 4 (Internal FRC Oscillator.). ### Rev G Document (12/2014) Updated silicon issues 25 (I<sup>2</sup>C), 30 (SQI), 43 (ADC), 44 (ADC), and 50 (Oscillator). Updated Data Sheet Clarification 1 (ADC Configuration Requirements) and 3 (Primary Oscillator). Added silicon issues 52 (I<sup>2</sup>C), 53 (System Bus), 54 (Power-Saving Modes), 55 (Oscillator), and 56 (UART). Added Data Sheet Clarification 5 (Internal LPRC Oscillator). ### Rev H Document (7/2015) Content in issues 36, 49, and 54, which was included in the previous errata version, has been removed and these issues have been marked as **Reserved**. Updated silicon issue 50 (Oscillator). Added silicon issues 57 (Timer1), 58 (PMP), 59 (PMP), 60 (Oscillator), 61 (Watchdog Timer), and 62 (Flash). Removed data sheet clarification 1 (ADC Configuration Requirements), 2 (I/O Ports), 3 (Internal FRC Oscillator), 4 (Internal LPRC Oscillator), and 5 (USB). Updated data sheet clarification issue 2 (Primary Oscillator), which is now issue 2. Added data sheet clarification 1 (System Bus Arbitration). ### Rev J Document (9/2015) Removed data sheet clarification issue 60 (Oscillator). ### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2013-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-63277-786-7 # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ### **Worldwide Sales and Service** #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 **Boston**Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Canada - Toronto Tel: 905-673-0699 Fax: 905-673-6509 ### ASIA/PACIFIC Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon **Hong Kong** Tel: 852-2943-5100 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 **China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 **China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 **China - Dongguan** Tel: 86-769-8702-9880 **China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116 **China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431 **China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 **China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 **China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 **China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 **China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 #### ASIA/PACIFIC **China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130 **China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049 India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 **India - Pune** Tel: 91-20-3019-1500 **Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 **Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302 **Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 **Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 **Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 **Singapore**Tel: 65-6334-8870 Fax: 65-6334-8850 **Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 **Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 **Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829 **France - Paris** Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Dusseldorf** Tel: 49-2129-3766400 **Germany - Karlsruhe** **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Tel: 49-721-625370 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 **Italy - Venice** Tel: 39-049-7625286 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 **Poland - Warsaw** Tel: 48-22-3325737 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Stockholm** Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820 07/14/15