# **Enpirion® Power Datasheet** EN2342QI 4A PowerSoC Voltage Mode Synchronous PWM Buck with Integrated Inductor # **Description** The EN2342QI is a Power System on a Chip (PowerSoC) DC-DC converter. It integrates MOSFET switches, small-signal control circuits, compensation and an integrated inductor in an advanced 8x11x3mm QFN module. It offers high efficiency, excellent line and load regulation over temperature and up to the full 4A load range. The EN2342QI operates over a wide input voltage range and is specifically designed to meet the precise voltage and fast transient requirements of high-performance products. The EN2342 features frequency synchronization to an external clock, power OK output voltage monitor, programmable soft-start along with thermal and over current protection. The device's advanced circuit design, ultra high switching frequency and proprietary integrated inductor technology delivers high-quality, ultra compact, non-isolated DC-DC conversion. The Altera Enpirion solution significantly helps in system design and productivity by offering greatly simplified board design, layout and manufacturing requirements. In addition, overall system level reliability is improved given the small number of components required with the Altera Enpirion solution. All Altera Enpirion products are RoHS compliant, halogen free and are compatible with lead-free manufacturing environments. ## **Features** - Integrated Inductor, MOSFETs, Controller - Wide Input Voltage Range: 4.5V 14V - Guaranteed 4A I<sub>OUT</sub> at 85°C with No Airflow - Frequency Synchronization (External Clock) - 1.5% V<sub>OUT</sub> Accuracy (Over Load and Temperature) - High Efficiency (Up to 95%) - Output Enable Pin and Power OK signal - Programmable Soft-Start Time - Pre-Bias Protection - Pin Compatible with the EN2340/60QI - Under Voltage Lockout Protection (UVLO) - Thermal Soft-Shutdown Protection - Over Current and Short Circuit Protection - RoHS Compliant, MSL Level 3, 260°C Reflow ## **Applications** - FPGA Applications, Core, IO, Transceiver - Space Constrained Applications - Output Voltage Ripple Sensitive Applications - Beat Frequency Sensitive Applications - Servers, Embedded Computing Systems, LAN/SAN Adapter Cards, RAID Storage Systems, Industrial Automation, Test and Measurement, and Telecommunications Figure 1. Simplified Application Circuit Figure 2. Highest Efficiency in Smallest Solution Size # **Ordering Information** | Part Number | Package Markings | T <sub>AMBIENT</sub> Rating (°C) | Package Description | |--------------|------------------|----------------------------------|-----------------------------------| | EN2342QI | EN2342QI | -40 to +85 | 68-pin (8mm x 11mm x 3mm) QFN T&R | | EVB-EN2342QI | EN2342QI | | QFN Evaluation Board | Packing and Marking Information: www.altera.com/support/reliability/packing/rel-packing-and-marking.html Figure 3: Pin Out Diagram (Top View) **NOTE A**: NC pins are not to be electrically connected to each other or to any external signal, ground, or voltage. All pins including NC pins must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage. **NOTE B**: Shaded area highlights exposed metal below the package that is not to be mechanically or electrically connected to the PCB. Refer to Figure 12 for details. **NOTE C**: White 'dot' on top left is pin 1 indicator on top of the device package. Rev F # **Pin Description** I/O Legend: P=Power G=Ground NC=No Connect I=Input O=Output I/O=Input/Output PIN NAME **FUNCTION** 1/0 1-15. NO CONNECT - These pins may be internally connected. Do not connect them to each 25-26, NC NC other or to any other electrical signal. Failure to follow this guideline may result in device 59, 64damage. 68 Regulated converter output. Connect these pins to the load and place output capacitor **VOUT** 0 16-24 between these pins and PGND pins 29-34. NO CONNECT – These pins are internally connected to the common switching node of the 27-28, NC(SW) NC internal MOSFETs. They are not to be electrically connected to any external signal, ground, 61-63 or voltage. Failure to follow this guideline may result in damage to the device. Input/output power ground. Connect these pins to the ground electrode of the input and 29-34 **PGND** G output filter capacitors. See VOUT and PVIN pin descriptions for more details. Input power supply. Connect to input power supply. Decouple with input capacitor to Р 35-41 **PVIN** PGND pins 29-34. Internal 3.3V linear regulator output. Connect this pin to AVIN (Pin 51) for applications where operation from a single input voltage (PVIN) is required. If AVINO is being used, 42 AVINO 0 place a 1µF, X5R/X7R, capacitor between AVINO and AGND as close as possible to AVINO. PMOS gate. Place a 22nF, X5R/X7R, capacitor between this pin and BTMP. A 560Ω may PG I/O 43 be used between PVIN and PG to assist in filtering the input rail in noisy systems. **BTMP** I/O Bottom plate ground. See pin 43 description. 44 Internal regulated voltage used for the internal control circuitry. Place a 0.22µF, X5R/X7R, 45 **VDDB** O capacitor between this pin and BGND. **BGND** G Ground for VDDB. See pin 45 description. 46 Digital synchronization input. This pin accepts either an input clock to phase lock the 47 SIN internal switching frequency or a S OUT signal from another EN2342QI. Leave this pin floating if not used. Digital synchronization output. PWM signal is output on this pin. Leave this pin floating if 48 S OUT O not used. Power OK is an open drain transistor (pulled up to AVIN or similar voltage) used for power POK 0 49 system state indication. POK is logic high when VOUT is within -10% of VOUT nominal. Leave this pin floating if not used. Output enable. Applying a logic high to this pin enables the output and initiates a soft-start. **ENABLE** Applying a logic low disables the output. ENABLE logic cannot be higher than AVIN (refer to 50 Absolute Maximum Ratings). Do not leave floating. 3.3V Input power supply for the controller. Place a 1µF, X5R/X7R, capacitor between AVIN 51 AVIN and AGND. Analog ground. This is the ground return for the controller. All AGND pins need to be 52, 53 **AGND** G connected to a guiet ground. External feedback input. The feedback loop is closed through this pin. A voltage divider at **VFB** I/O VOUT is used to set the output voltage. The mid-point of the divider is connected to VFB. A 54 phase lead network from this pin to VOUT is also required to stabilize the loop. **EAOUT** 0 Optional error amplifier output. Allows for customization of the control loop. 55 Soft-start node. The soft-start capacitor is connected between this pin and AGND. The 56 SS I/O value of this capacitor determines the startup time. Over-current protection. Placement of a resistor on this pin will adjust the over-current protection threshold. See Table 2 for the recommended RCLX Value to set OCP at the I/O 57 **RCLX** nominal value specified in the Electrical Characteristics table. No current limit protection when this pin is left floating. Adding a resistor (R<sub>FS</sub>) to this pin will adjust the switching frequency of the EN2342QI. See 58 **FQADJ** I/O Table 1 for suggested resistor values on R<sub>FS</sub> for various PVIN/VOUT combinations to maximize efficiency. Do not leave floating. Enable pre-bias protection. Connect EN PB directly to AVIN to enable the Pre-Bias Protection 60 EN PB feature. Pull EN\_PB directly to ground to disable the feature. Do not leave this pin floating. See Pre-Bias Operation for details. | PIN | NAME | I/O | FUNCTION | |-----|------|-----|------------------------------------------------------------------------------------------------------------| | 69 | PGND | G | Not a perimeter pin. Device thermal pad to be connected to the system GND plane for heat-sinking purposes. | # **Absolute Maximum Ratings** **CAUTION**: Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may impair device life. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. | PARAMETER | SYMBOL | MIN | MAX | UNITS | |----------------------------------------------------------|------------------------|------|-----------------------|-------| | Voltages on : PVIN, VOUT, PG | | -0.5 | 15 | V | | Voltages on: ENABLE, POK, EN_PB | | -0.3 | AV <sub>IN</sub> +0.3 | V | | Dual Supply PVIN Rising and Falling Slew Rate (Note 1) | | | 25 | V/ms | | Single Supply PVIN Rising and Falling Slew Rate (Note 1) | | | 10 | V/ms | | Pin Voltages – AVINO, AVIN, S_IN, S_OUT | | 3.0 | 6.0 | V | | Pin Voltages – VFB, SS, EAOUT, RCLX, FQADJ, VDDB, BTMP | | -0.5 | 2.75 | V | | Storage Temperature Range | $T_{STG}$ | -65 | 150 | °C | | Maximum Operating Junction Temperature | T <sub>J-ABS Max</sub> | | 150 | °C | | Reflow Temp, 10 Sec, MSL3 JEDEC J-STD-020A | | | 260 | °C | | ESD Rating (based on Human Body Model) | | | 2000 | V | | ESD Rating (based on CDM) | | | 500 | V | ## **Recommended Operating Conditions** | PARAMETER | SYMBOL | MIN | MAX | UNITS | |---------------------------------|------------------|------|------|-------| | Input Voltage Range | PVIN | 4.5 | 14 | V | | AVIN: Controller Supply Voltage | AVIN | 3.0 | 5.5 | V | | Output Voltage Range (Note 2) | V <sub>OUT</sub> | 0.75 | 5 | V | | Output Current | I <sub>OUT</sub> | | 4 | А | | Operating Ambient Temperature | T <sub>A</sub> | -40 | +85 | °C | | Operating Junction Temperature | T <sub>J</sub> | -40 | +125 | °C | # Thermal Characteristics | PARAMETER | SYMBOL | TYP | UNITS | |----------------------------------------------------------|-------------------|-----|-------| | Thermal Resistance: Junction to Ambient (0 LFM) (Note 3) | $\theta_{JA}$ | 18 | °C/W | | Thermal Resistance: Junction to Case (0 LFM) | $\theta_{\sf JC}$ | 2 | °C/W | | Thermal Shutdown | T <sub>SD</sub> | 150 | °C | | Thermal Shutdown Hysteresis | T <sub>SDH</sub> | 35 | °C | **Note 1:** PVIN rising and falling slew rates cannot be outside of specification. After the device is powered, the input voltage transients should be kept under 1V peak-to-peak under all conditions. A noisy input rail will affect device performance. For accurate power up sequencing, use a fast ENABLE logic (>3V/100µs) after both AVIN and PVIN is high. Note 2: Dropout: Maximum V<sub>OUT</sub> ≤ V<sub>IN</sub> - 2.5V **Note 3**: Based on 2oz. external copper layers and proper thermal design in line with EIJ/JEDEC JESD51-7 standard for high thermal conductivity boards. #### **Characteristics** NOTE: $V_{IN}$ =12V, Minimum and Maximum values are over operating ambient temperature range (-40°C $\leq$ T<sub>A</sub> $\leq$ +85°C) unless otherwise noted. Typical values are at T<sub>A</sub> = 25°C. | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------|-------------------------|--------------------------------------------------------------------|--------|-------|--------|-------| | Operating Input Voltage | PVIN | | 4.5 | | 14.0 | V | | Controller Input Voltage | AVIN | | 3.0 | | 5.5 | V | | AVIN UVLO Rising | AVIN <sub>UVLOR</sub> | UVLO is not asserted | 2.5 | 2.75 | 3.0 | V | | AVIN UVLO Falling | AVIN <sub>OVLOF</sub> | UVLO is asserted | 2.1 | 2.35 | 2.6 | V | | AVIN UVLO Hysteresis | AVIN <sub>HYS</sub> | | | 400 | | mV | | AVIN Pin Input Current | I <sub>AVIN</sub> | | | 7 | 15 | mA | | Internal LDO Output | AVINO | | | 3.3 | | V | | Chut Dawa Cuanly Current | IPVIN <sub>S</sub> | PVIN=12V, AVIN=3.3V, ENABLE=0V | | 2 | | mA | | Shut-Down Supply Current | IAVIN <sub>S</sub> | PVIN=12V, AVIN=3.3V, ENABLE=0V | | 300 | | μΑ | | Feedback Pin Voltage | $V_{FB}$ | VIN = 12V, I <sub>LOAD</sub> = 0, TA = 25°C Only | 0.7425 | 0.750 | 0.7575 | V | | Feedback Pin Voltage (Load and Temperature) | $V_{FB}$ | 0A ≤ I <sub>LOAD</sub> ≤ 4A<br>Starting Date Code: X510 or greater | 0.739 | 0.750 | 0.761 | V | | Feedback Pin Voltage<br>(Line, Load, Temperature) | $V_{FB}$ | 4.5V ≤ VIN ≤ 14V; 0A ≤ I <sub>LOAD</sub> ≤ 4A | 0.735 | 0.750 | 0.765 | V | | Feedback Pin Input<br>Leakage Current | I <sub>FB</sub> | VFB pin input leakage current (Note 4) | -5 | | 5 | nA | | V <sub>OUT</sub> Rise Time | t <sub>RISE</sub> | C <sub>SS</sub> = 47nF (Note 5 and Note 6) | | 3.2 | | ms | | Soft-Start Capacitor Range | C <sub>SS_RANGE</sub> | | 10 | 47 | 68 | nF | | Output Current Range | I <sub>OUT</sub> | | 0 | | 4 | Α | | Over Current Trip Level | I <sub>OCP</sub> | PVIN=12V, V <sub>OUT</sub> =1.2V | 4.15 | 6 | | Α | | Short Circuit Average Input Current | I <sub>IN_AVG_OCP</sub> | Short = $10m\Omega$ (Note 7) | | 100 | | mA | | Disable Threshold | V <sub>DISABLE</sub> | ENABLE pin logic Low | 0.0 | | 0.95 | V | | ENABLE Threshold | V <sub>ENABLE</sub> | ENABLE pin logic High | 1.25 | | AVIN | V | | ENABLE Hysteresis | EN <sub>HYS</sub> | | | 200 | | mV | | ENABLE Lockout Time | T <sub>ENLOCKOUT</sub> | | | 8 | | ms | | ENABLE Input Current | I <sub>ENABLE</sub> | 370k internal pull-down (Note 4) | | 4 | | μΑ | | Switching Frequency | F <sub>sw</sub> | $R_{FS} = 3k\Omega$ | | 1.0 | | MHz | | External SYNC Clock<br>Frequency Lock Range | F <sub>PLL_LOCK</sub> | Range of SYNC clock frequency (See Table 1) | 0.9 | | 1.8 | MHz | | S_IN Threshold – Low | $V_{S\_IN\_LO}$ | S_IN clock logic low level (Note 4) | | | 0.8 | V | | S_IN Threshold – High | $V_{S\_IN\_HI}$ | S_IN clock logic high level (Note 4) | 1.8 | | 2.5 | V | | S_OUT Threshold – Low | V <sub>S_OUT_LO</sub> | S_OUT clock logic low level (Note 4) | | | 0.8 | V | | S_OUT Threshold – High | V <sub>s_out_HI</sub> | S_OUT clock logic high level (Note 4) | 1.8 | | 2.5 | V | | POK Lower Threshold | POK <sub>LT</sub> | V <sub>OUT</sub> / V <sub>OUT_NOM</sub> | | 90 | _ | % | | POK Output low Voltage | $V_{POKL}$ | With 4mA current sink into POK | | | 0.4 | V | | POK Output Hi Voltage | $V_{POKH}$ | PVIN range: 4.5V ≤ V <sub>IN</sub> ≤ 14V | | | AVIN | V | | POK V <sub>OH</sub> Leakage Current | I <sub>POKL</sub> | POK High (Note 4) | | | 1 | μΑ | | - | | - | | | | | - Note 4: Parameter not production tested but is guaranteed by design. - **Note 5**: Rise time calculation begins when AVIN > $V_{UVLO}$ and ENABLE = HIGH. - **Note 6**: V<sub>OUT</sub> Rise Time Accuracy does not include soft-start capacitor tolerance. - Note 7: Output short circuit condition was performed with load impedance that is greater than or equal to $10m\Omega$ . Rev F # **Typical Performance Curves** # **Typical Performance Curves (Continued)** # **Typical Performance Characteristics** #### Output Ripple at 500MHz Bandwidth # Typical Performance Characteristics (Continued) # Typical Performance Characteristics (Continued) # **Functional Block Diagram** Figure 4: Functional Block Diagram # **Functional Description** # **Synchronous Buck Converter** The EN2342QI is a highly integrated synchronous, buck converter with integrated controller, power MOSFET switches and inductor. The nominal input voltage (PVIN) range is 4.5V to 14V and can support up to 4A of continuous output current. The output voltage is programmed using an external resistor divider network. The control loop utilizes a Type IV Voltage-Mode compensation network and maximizes on a low-noise PWM topology. Much of the compensation circuitry is internal to the device. However, a phase lead capacitor is required along with the output voltage feedback resistor divider to complete the Type IV compensation network. The high switching frequency of the EN2342QI enables the use of small size input and output filter capacitors, as well as a wide loop bandwidth within a small foot print. #### **Protection Features:** The power supply has the following protection features: - Pre-Bias Protection - Over-Current and Short Circuit Protection - Thermal Soft-Shutdown with Hysteresis. - Under-Voltage Lockout Protection #### **Additional Features:** - Switching Frequency Synchronization. - Programmable Soft-Start - Power OK Output Monitoring #### **Modes of Operation** The EN2342QI is designed to be powered by either a single input supply (PVIN) or two separate supplies: one for PVIN and the other for AVIN. The EN2342QI is not "hot pluggable." Refer to the PVIN Slew Rate specification on page 4. #### Single Input Supply Application (PVIN Only): Figure 5: Single Input Supply Schematic In single input supply mode, the EN2342QI only requires one input voltage rail (typically 12V). The EN2342QI has an internal linear regulator that converts PVIN to 3.3V. The output of the linear regulator is provided on the AVINO pin once the device is enabled. AVINO should be connected to AVIN. Also, in this single supply application, place a resistor ( $R_{\rm VB}$ ) between VDDB and AVIN, as shown in Figure 5. Altera recommends $R_{\rm VB}{=}4.75k\Omega$ . #### Dual Input Supply Application (PVIN and AVIN): Figure 6: Dual Input Supply Schematic In dual input supply mode, two input voltage rails are required (typically 12V for PVIN and 3.3V for AVIN). Refer to Figure 6 for the recommended schematic for a dual input supply application. Since AVINO is not used, it can be left open. #### **Enable Operation** The ENABLE pin provides a means to enable normal operation or to shut down the device. A logic high will enable the converter into normal operation. When the ENABLE pin is asserted (high) the device will undergo a normal soft-start. A logic low will disable the converter. A logic low will power down the device in a controlled manner and the device is subsequently shut down. The ENABLE signal has to be low for at least the ENABLE Lockout Time (8ms) in order for the device to be reenabled. To ensure accurate startup sequencing the ENABLE/DISABLE signal should be faster than 1V/100µs. A slower ENABLE/DISABLE signal may result in a delayed startup and shutdown response. Do not leave ENABLE floating. #### **Pre-Bias Operation** The EN2342QI has a Pre-Bias feature which will allow the regulator to startup into a pre-charged output. The pre-biased output voltage must be below the nominal regulation voltage; otherwise, damage may occur during startup and shutdown. To use this feature, the EN2342QI must be configured to Single Supply mode, set to standalone operation (no parallel operation) and follow the instructions below: - The EN\_PB pin must be pulled high to AVIN - A resistor divider must be connected from PVIN to ENABLE to Ground (10k on top, 4.02k on the bottom) to ensure proper shutdown. The resistor divider will disable the device when PVIN falls below approximately 4.5V. The resistor divider values may be adjusted accordingly to meet PVIN requirements. See Figure X. - PVIN rail should be in regulation (>4.5V) prior to being enabled. - Since the ENABLE pin is tied to the resistor divider to PVIN, an open drain (such as the POK signal of another regulator or Sequencer) should be tied to ENABLE in order to keep the device disabled while the PVIN rail rises into regulation. - Once the PVIN rail is in regulation, the ENABLE may be pulled high through the resistor divider. - The ENABLE rise time must be faster than 3V/100us. The output will start up from the Pre-Bias voltage into regulation monotonically if the instructions are followed; otherwise, the Pre-Bias Protection feature may not function properly. Starting up into a Pre-Bias voltage without the Pre-Bias Protection feature enabled can lead to device damage. When using the Pre-Bias feature, the device must be disabled using the ENABLE pin prior to PVIN falling out of regulation (<4.5V), otherwise damage may occur during shutdown. To disable the Pre-Bias feature pull the EN\_PB pin directly to ground. Do not leave the EN\_PB pin floating. See Typical Performance Characteristics for an example of Pre-Bias Protection. See Figure X for a typical schematic with Pre-Bias Protection enabled. Figure X. Pre-Bias Application Circuit ## Frequency Synchronization The switching frequency of the EN2342QI can be phase-locked to an external clock source to move unwanted beat frequencies out of band. The internal switching clock of the EN2342QI can be phase locked to a clock signal applied to the S\_IN pin. An activity detector recognizes the presence of an external clock signal and automatically phaselocks the internal oscillator to this external clock. Phase-lock will occur as long as the input clock frequency is in the range of 0.9MHz to 1.8MHz. The external clock frequency must be within ±10% of the nominal switching frequency set by the R<sub>FS</sub> resistor. It is recommended to use a synchronized clock frequency close to the typical frequency recommendations in Table 1. A 3.01kΩ resistor from FQADJ to ground is recommended for clock frequencies within ±10% of 1MHz. When multiple devices are connected to a single external clock, use a clock frequency normally used by the highest output voltage device (the highest frequency). When no clock is present, the device reverts to the free running frequency of the internal oscillator set by the R<sub>FS</sub> resistor. The efficiency performance of the EN2342QI for various PVIN/VOUT combinations can be optimized by adjusting the switching frequency. Table 1 shows recommended $R_{\text{FS}}$ values for various PVIN/VOUT combinations in order to optimize performance of the EN2342QI. It is recommended to use $R_{\text{FS}}$ values that are at least equal to or higher than Table 1, never lower. Figure 7. Typical R<sub>FS</sub> vs. Switching Frequency | PVIN | VOUT | $R_{FS}$ | Typical fsw | |------|-------|----------|-------------| | | 5.0V | 30k | 1.48 MHz | | | 3.3V | 22k | 1.42 MHz | | 4.5V | 2.5V | 10k | 1.3 MHz | | to | 1.8V | 4.87k | 1.15 MHz | | 14V | 1.5V | 3.01k | 1.0 MHz | | | 1.2V | 3.01k | 1.0 MHz | | | <1.0V | 3.01k | 1.0 MHz | Table 1: Recommended R<sub>FS</sub> Values ## **Soft-Start Operation** Soft start is a means to ramp the output voltage gradually upon start-up. The output voltage rise time is controlled by the choice of soft-start capacitor, which is placed between the SS pin (pin 56) and the AGND pin (pin 52). During start-up of the converter, the reference voltage to the error amplifier is linearly increased to its final level by an internal current source of approximately $10\mu A$ . The soft-start time is measured from when $V_{IN} > V_{UVLOR}$ and ENABLE pin voltage crosses its logic high threshold to when $V_{OUT}$ reaches its programmed value. The total soft-start time can be calculated by: Soft Start Time (ms): $T_{SS} \approx C_{ss}$ [nF] x 0.067 Typical soft-start time is approximately 3.2ms with SS capacitor value of 47nF. #### **POK Operation** The POK signal is an open drain signal (requires a pull up resistor to AVIN or similar voltage) from the converter indicating the output voltage is within the specified range. Typically, a $100k\Omega$ or lower resistance is used as the pull-up resistor. The POK signal will be logic high (AVIN) when the output voltage is above 90% of the programmed voltage level. If the output voltage is below this point, the POK signal will be a logic low. The POK signal can be used to sequence down-stream converters by tying to their enable pins. #### **Over-Current Protection (OCP)** The current limit function is achieved by sensing the current flowing through a high-side sense PFET. If the current exceeds the OCP threshold, the switching cycle is terminated and an OCP counter is incremented. If the counter value reaches 32 OCP cycles, the device will shut down as described below. If there are 8 consecutive cycles that do not exceed the OCP threshold, the counter will reset. Once the OCP counter has reached 32 cycles, the MOSFET switches will tristate and the soft start capacitor will be discharged. After approximately 32ms the device will attempt a restart. If the OCP condition persists, the device will enter a hiccup mode until the OCP condition is removed. The OCP trip point depends on PVIN, VOUT, RCLX, RFS and is meant to protect the device from damage. OCP is not an adjustable threshold. For a list of RCLX values, see Table 2. | PVIN | $V_{OUT}$ | $R_{CLX}$ | $R_{FS}$ | |-----------|-----------|-----------|----------| | | 5.0V | 68.1k | 30k | | >. | 3.3V | 61.9k | 22k | | 4.5V | 2.5V | 56.2k | 10k | | to<br>14V | 1.8V | 54.9k | 4.87k | | 147 | 1.5V | 53.6k | 3.01k | | | 1.2V | 46.4k | 3.01k | | | ≤1.0V | 38.3k | 3.01k | Table 2: Recommended R<sub>CLX</sub> Values Note: Do not leave RCLX floating. #### **Thermal Overload Protection** Thermal shutdown circuit will disable device operation when the junction temperature exceeds approximately 150°C. The device will go through a soft-shutdown and allow the output to discharge in a controlled manner. This prevents excessive output ringing in the event of a thermal fault condition. After a thermal shutdown event, when the junction temperature drops by approximately 35°C, the converter will re-start with a normal soft-start #### Input Under-Voltage Lock-out (UVLO) Internal circuits ensure that the converter will not start switching until the AVIN input voltage is above the specified minimum voltage. Hysteresis, input de-glitch and output leading edge blanking ensures high noise immunity and prevents false UVLO triggers. Rev F # **Application Information** # Output Voltage Programming and Loop Compensation The EN2342QI uses a Type IV Voltage Mode compensation network. Type IV Voltage Mode control is a proprietary Altera Enpirion control scheme that maximizes control loop bandwidth to deliver excellent load transient responses and maintain output regulation with pin point accuracy. For ease of use, most of this network has been customized and is integrated within the device package. The EN2342QI output voltage is programmed using a simple resistor divider network (RA and RB). The feedback voltage at VFB is nominally 0.75V. RA depends on Table 6 and R<sub>B</sub> can be calculated based on Figure 8. The values recommended for $C_{OUT}$ , $C_A$ , and $R_{CA}$ make up the external compensation of the EN2342QI. It will vary with each PVIN and VOUT combination to optimize on performance. The EN2342QI solution can be optimized for either smallest size or highest performance. Please see Table 6 for a list of recommended RA, CA, RCA, and COUT values for each solution. Since VFB is a sensitive node, do not touch the VFB node while the device is in operation as doing so may introduce parasitic capacitance into the control loop that causes the device to behave abnormally and damage may occur. Be sure to use the recommended switching frequency for each output voltage. **Figure 8:** V<sub>OUT</sub> Resistor Divider & Compensation Components. See Table 6 for details. #### **Input Capacitor Selection** The EN2342QI requires a 22µF/1206 input capacitor. Low-cost, low-ESR ceramic capacitors should be used as input capacitors for this converter. The dielectric must be X5R or X7R rated. Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage. In some applications, lower value capacitors are needed in parallel with the larger, capacitors in order to provide high frequency decoupling. Table 3 contains a list of recommended input capacitors. #### **Recommended Input Capacitors** | Description | MFG | P/N | |---------------------------------|-------------|-------------------| | 22µF, 16V,<br>X5R, 10%,<br>1206 | Murata | GRM31CR61C226ME15 | | 22µF, 16V,<br>X5R, 20%,<br>1206 | Taiyo Yuden | EMK316ABJ226ML-T | Table 3: Recommended Input Capacitors #### **Output Capacitor Selection** As seen from Table 6, the EN2342QI has been optimized for use with either two 47µF/1206 or two 22µF/0805 output capacitors. Low ESR ceramic capacitors are required with X5R or X7R rated dielectric formulation. Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and Table 5 contains a list of bias voltage. recommended output capacitors. In some applications, extra bulk capacitance is required at the load. Extra bulk capacitors may be used to improve load transient response at the load. The maximum output capacitance allowed on the EN2342QI depends on the output voltage. Table 4 shows the maximum output capacitance based on output voltage. The maximum output capacitance includes all capacitors connected from the output power plain to ground (including those at the load). | VOUT | $R_{FS}$ | COUT_MAX | Compensation | |-------|----------|----------|-------------------------------| | 5.0V | 30k | 150µF | | | 3.3V | 22k | 500µF | | | 2.5V | 10k | 600µF | CA = 100pF | | 1.8V | 4.87k | 700µF | RA = $250$ kΩ<br>RCA = $5$ kΩ | | 1.5V | 3.01k | 800µF | 11071 = 0141 | | 1.2V | 3.01k | 900µF | | | ≤1.0V | 3.01k | 1000µF | | Table 4: V<sub>OUT</sub> vs. Maximum C<sub>OUT</sub> Note that when bulk capacitors are used the converter must work harder during startup in order to raise the output voltage from zero volts into regulation. If there is too much output capacitance, the device can hit current limit before it is able to raise the output into regulation. If current limit is reached the device stops switching, the output will be discharged and the cycle repeats itself indefinitely. The equation below can be used to estimate the maximum output capacitance allowed based on current limit. Since the maximum output capacitance in the calculation does not account for temperature or part to part variations, it is always good to add margin by using a value that is 80% of the calculated output capacitance value. $$C_{OUT\ MAX} = I_{TOTAL} * dt / dv * 0.8$$ $C_{\text{OUT\_MAX}}$ = Maximum allowable output capacitance $I_{\text{TOTAL}}$ = Max output current of device minus the load during startup dv = Change in voltage (which is 0 to $V_{OUT}$ ) dt = Soft-start time (ms) $\approx C_{ss}$ [nF] x 0.067 The output capacitance can also influence the output ripple. Output ripple voltage is determined by the aggregate output capacitor impedance. Capacitor impedance, denoted as Z, is comprised of capacitive reactance, effective series resistance, ESR, and effective series inductance, ESL reactance. Placing output capacitors in parallel reduces the impedance and will hence result in lower ripple voltage. $$\frac{1}{Z_{Total}} = \frac{1}{Z_1} + \frac{1}{Z_2} + \dots + \frac{1}{Z_n}$$ #### **Recommended Output Capacitors** | Description | MFG | P/N | |-------------------------------|----------------|--------------------| | 47μF, 6.3V, X5R,<br>20%, 1206 | Murata | GRM31CR60J476ME19L | | 47μF, 10V, X5R,<br>20%, 1206 | Taiyo<br>Yuden | LMK316BJ476ML-T | | 22μF, 10V, X5R,<br>20%, 0805 | Panasonic | ECJ-2FB1A226M | | 22μF, 10V, X5R,<br>20%, 0805 | Taiyo<br>Yuden | LMK212BJ226MG-T | Table 5: Recommended Output Capacitors | | | Low V <sub>out</sub> Ripple | | | | Smallest Solution Size | | | | | | |-------|-----------|----------------------------------|---------------|-------------|------------------------------------|---------------------------------|---------------------|-----------------|---------|-----------|--| | | | | | x 22µF/1200 | 6 | C <sub>IN</sub> = 1 x 22μF/1206 | | | | | | | | | | $C_{OUT} = 2$ | x 47µF/120 | <b>)</b> 6 | | | | | | | | | | $R_A = 180/(Vout^{0.5}) k\Omega$ | | | $C_{OUT} = 2 \times 22 \mu F/0805$ | | | | | | | | | | | $R_{CA}$ | Nominal | Nominal | | | R <sub>CA</sub> | Nominal | Nominal | | | PVIN | $V_{OUT}$ | C <sub>A</sub> (pF) | (kΩ) | Ripple | Deviation | $R_A$ (k $\Omega$ ) | C <sub>A</sub> (pF) | (kΩ) | Ripple | Deviation | | | | .4.0).4 | 4.0 | | (mV) | (mV) | | 0= | | (mV) | (mV) | | | | ≤1.0V | 10 | 30 | ≤5 | ≤47 | 75 | 27 | 0.1 | ≤10 | ≤34 | | | | 1.2V | 12 | 27 | 6 | 48 | 43 | 39 | 0.1 | 13 | 33 | | | | 1.5V | 15 | 27 | 5 | 53 | 56 | 39 | 0.1 | 15 | 38 | | | 14V | 1.8V | 22 | 27 | 6 | 54 | 56 | 39 | 0.1 | 18 | 41 | | | | 2.5V | 27 | 24 | 8 | 55 | 51 | 39 | 0.1 | 26 | 59 | | | | 3.3V | 39 | 18 | 11 | 63 | 51 | 33 | 0.1 | 35 | 63 | | | | 5.0V | 47 | 8.2 | 18 | 97 | 75 | 22 | 5.1 | 42 | 115 | | | | ≤1.0V | 18 | 22 | ≤4 | ≤48 | 27 | 47 | 0.1 | ≤10 | ≤35 | | | | 1.2V | 22 | 22 | 5 | 49 | 75 | 47 | 0.1 | 13 | 37 | | | | 1.5V | 27 | 20 | 5 | 53 | 75 | 47 | 0.1 | 15 | 38 | | | 12V | 1.8V | 33 | 20 | 6 | 54 | 75 | 47 | 0.1 | 17 | 44 | | | | 2.5V | 47 | 18 | 7 | 54 | 56 | 47 | 0.1 | 25 | 59 | | | | 3.3V | 56 | 15 | 10 | 66 | 51 | 39 | 0.1 | 32 | 63 | | | | 5.0V | 56 | 10 | 16 | 99 | 75 | 22 | 5.1 | 39 | 128 | | | | ≤1.0V | 33 | 18 | ≤3 | ≤45 | 27 | 82 | 0.1 | ≤9 | ≤35 | | | | 1.2V | 39 | 18 | 4 | 46 | 30 | 100 | 0.1 | 13 | 39 | | | | 1.5V | 47 | 18 | 5 | 54 | 30 | 100 | 0.1 | 14 | 43 | | | 10V | 1.8V | 56 | 16 | 6 | 56 | 30 | 100 | 0.1 | 17 | 50 | | | | 2.5V | 68 | 12 | 7 | 57 | 75 | 56 | 0.1 | 26 | 70 | | | | 3.3V | 82 | 10 | 9 | 68 | 56 | 47 | 0.1 | 30 | 83 | | | | 5.0V | 100 | 4.3 | 14 | 98 | 75 | 33 | 5.1 | 33 | 140 | | | | ≤1.0V | 100 | 8.2 | ≤3 | ≤51 | 100 | 100 | 0.1 | ≤10 | ≤41 | | | | 1.2V | 100 | 8.2 | 4 | 51 | 100 | 100 | 0.1 | 12 | 43 | | | | 1.5V | 100 | 8.2 | 4 | 54 | 100 | 100 | 0.1 | 14 | 46 | | | 8.0V | 1.8V | 100 | 8.2 | 5 | 57 | 100 | 100 | 0.1 | 16 | 53 | | | | 2.5V | 100 | 8.2 | 6 | 64 | 91 | 82 | 0.1 | 23 | 71 | | | | 3.3V | 100 | 8.2 | 8 | 70 | 75 | 56 | 0.1 | 25 | 85 | | | | 5.0V | 100 | 8.2 | 10 | 110 | 75 | 56 | 5.1 | 30 | 127 | | | | ≤1.0V | 100 | 8.2 | ≤3 | ≤60 | 100 | 100 | 0.1 | ≤9 | ≤46 | | | | 1.2V | 100 | 8.2 | 4 | 63 | 100 | 100 | 0.1 | 12 | 51 | | | 6.61/ | 1.5V | 100 | 8.2 | 4 | 65 | 100 | 100 | 0.1 | 14 | 56 | | | 6.6V | 1.8V | 100 | 8.2 | 5 | 68 | 100 | 100 | 0.1 | 16 | 61 | | | | 2.5V | 100 | 8.2 | 5 | 75 | 100 | 100 | 0.1 | 19 | 83 | | | | 3.3V | 100 | 8.2 | 6 | 85 | 91 | 82 | 0.1 | 22 | 106 | | | | ≤1.0V | 100 | 8.2 | ≤3 | ≤73 | 100 | 100 | 0.1 | ≤9 | ≤56 | | | | 1.2V | 100 | 8.2 | 3 | 75 | 100 | 100 | 0.1 | 11 | 63 | | | 5V | 1.5V | 100 | 8.2 | 4 | 76 | 100 | 100 | 0.1 | 13 | 70 | | | | 1.8V | 100 | 8.2 | 4 | 80 | 100 | 100 | 0.1 | 13 | 78 | | | | 2.5V | 100 | 8.2 | 4 | 88 | 100 | 100 | 0.1 | 14 | 98 | | Table 6: R<sub>A</sub>, C<sub>A</sub>, and R<sub>CA</sub> Values for Various PVIN/VOUT Combinations: Low V<sub>OUT</sub> Ripple vs. Smallest Solution Size. See Figure 8. Use the equation in Figure 8 to calculate R<sub>B</sub> (for low V<sub>OUT</sub> ripple option). Output Ripple is measured at no load and Nominal Deviation is for a 2A load transient step in one direction. For compensation values of output voltage in between the specified output voltages, choose compensation values of the lower output voltage setting. ## **Thermal Considerations** Thermal considerations are important power supply design facts that cannot be avoided in the real world. Whenever there are power losses in a system, the heat that is generated by the power dissipation needs to be accounted for. The Altera Enpirion PowerSoC helps alleviate some of those concerns. The Altera Enpirion EN2342QI DC-DC converter is packaged in an 8x11x3mm 68-pin QFN package. The QFN package is constructed with copper lead frames that have exposed thermal pads. The exposed thermal pad on the package should be soldered directly on to a copper ground pad on the printed circuit board (PCB) to act as a heat sink. The recommended maximum junction temperature for continuous operation is 125°C. Continuous operation above 125°C may reduce long-term reliability. The device has a thermal overload protection circuit designed to turn off the device at an approximate junction temperature value of 150°C. The EN2342QI is guaranteed to support the full 4A output current up to 85°C ambient temperature. The following example and calculations illustrate the thermal performance of the EN2342QI. Example: $V_{IN} = 12V$ $V_{OUT} = 3.3V$ $I_{OUT} = 4A$ First calculate the output power. $$P_{OUT} = 3.3V \times 4A = 13.2W$$ Next, determine the input power based on the efficiency $(\eta)$ shown in Figure 9. Figure 9: Efficiency vs. Output Current For $$V_{IN} = 12V$$ , $V_{OUT} = 3.3V$ at 4A, $\eta \approx 91\%$ $$\eta = P_{OUT} / P_{IN} = 91\% = 0.91$$ $$P_{IN} = P_{OUT} / \eta$$ $$P_{IN} \approx 13.2 \text{W} / 0.9 \approx 14.51 \text{W}$$ The power dissipation (P<sub>D</sub>) is the power loss in the system and can be calculated by subtracting the output power from the input power. $$P_D = P_{IN} - P_{OUT}$$ $\approx 14.51W - 13.2W \approx 1.31W$ With the power dissipation known, the temperature rise in the device may be estimated based on the theta JA value ( $\theta_{JA}$ ). The $\theta_{JA}$ parameter estimates how much the temperature will rise in the device for every watt of power dissipation. The EN2342QI has a $\theta_{JA}$ value of 18 °C/W without airflow. Determine the change in temperature ( $\Delta T$ ) based on $P_D$ and $\theta_{JA}$ . $$\Delta T = P_D \times \theta_{JA}$$ $$\Delta T \approx 1.31 \text{W} \times 18^{\circ} \text{C/W} = 23.5^{\circ} \text{C} \approx 24^{\circ} \text{C}$$ The junction temperature $(T_J)$ of the device is approximately the ambient temperature $(T_A)$ plus the change in temperature. We assume the initial ambient temperature to be 25°C. $$T_J = T_A + \Delta T$$ $$T_{\perp} \approx 25^{\circ}C + 24^{\circ}C \approx 49^{\circ}C$$ The maximum operating junction temperature $(T_{JMAX})$ of the device is 125°C, so the device can operate at a higher ambient temperature. The maximum ambient temperature $(T_{AMAX})$ allowed can be calculated. $$T_{AMAX} = T_{JMAX} - P_D x \theta_{JA}$$ $$\approx 125^{\circ}C - 24^{\circ}C \approx 101^{\circ}C$$ The maximum ambient temperature the device can reach is 101°C given the input and output conditions. Note that the efficiency will be slightly lower at higher temperatures and this calculation is an estimate. # **Engineering Schematic** A single through-hole via connects these AGND pins to the GND plane. Enable can be driven Optional EAOUT test point used with an external signal only for monitoring purposes. or go up & down with PVIN/AVIN. EAOUT 1u 0402 (See datasheet.) X5R Rclx and Rfs chosen for 12Vin/1.2Vout O POK AGNE **RPOK** Choose RPOK 57 23 so that the max 100K sink current is NC(SW)63 VC(SW)61 EN\_PB NC59 SS EAOUT VFB AGND ENABLE NC64 FOADJ AGND Š not exceeded. 2 NC2 S\_IN 3 NC3 BGND 4 NC4 VDDB 5 NC5 втмр Rvb 4.75k 6 PG NC6 <u>z</u> NC7 AVINO 8 U1 NC8 PVIN Cavino 9 40 EN2342QI NC9 PVIN 1u 0402 X5R 10 39 NC10 PVIN 1; NC11 PVIN 12 37 NC12 PVIN VOUT = 1.2V13 36 NC13 VOUT <<-14 GND VOUT 7007 700/ /OUT /OUT 700/ NC14 PVIN 2 ន 24 PVIN = 12V 11<sup>Cin</sup> Cout1--Cout2: Cin: 22u 1206 1206 PVIN X5R 25V Connect input and output caps to GND plane through mulitple vias. (See the Gerber files.) Rb Compensation network 274 configured for 12Vin / 1.2Vout See datasheet for other Vin/Vout cases. Note: This schematic only shows the critical components and traces for minimum footprint in single-supply mode. Figure 10: Engineering Schematic with Engineering Notes Alternate circuit configurations, & other low-power pins need to be connected & routed according to customer application. ## **Layout Recommendation** **Figure 11:** Top Layer Layout with Critical Components (Top View). See Figure 10 for corresponding schematic. This layout only shows the critical components and top layer traces for minimum footprint in single-supply mode. Alternate circuit configurations & other low-power pins need to be connected and routed according to customer application. Please see the Gerber files at <a href="www.altera.com">www.altera.com</a> for details on all layers. **Recommendation 1:** Input and output filter capacitors should be placed on the same side of the PCB, and as close to the EN2342QI package as possible. They should be connected to the device with very short and wide traces. Do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. The +V and GND traces between the capacitors and the EN2342QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors. **Recommendation 2:** The PGND connections for the input and output capacitors on layer 1 need to have a slit between them in order to provide some separation between input and output current loops. **Recommendation 3:** The system ground plane should be the first layer immediately below the surface layer. This ground plane should be continuous and un-interrupted below the converter and the input/output capacitors. **Recommendation 4**: The thermal pad underneath the component must be connected to the system ground plane through as many vias as possible. The drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. Do not use thermal reliefs or spokes to connect the vias to the ground plane. This connection provides the path for heat dissipation from the converter. Recommendation 5: Multiple small vias (the same thermal vias discussed size the recommendation 4) should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane. It is preferred to put these vias along the edge of the GND copper closest to the +V copper. These vias connect the input/output filter capacitors to the GND plane, and help reduce parasitic inductances in the input and output current loops. If vias cannot be placed under the capacitors, then place them on both sides of the slit in the top layer PGND copper. **Recommendation 6**: AVIN is the power supply for the small-signal control circuits. AVINO powers AVIN in single supply mode. AVIN and AVINO should have a decoupling capacitor close to each of their pins. Refer to Figure 11. **Recommendation 7**: The layer 1 metal under the device must not be more than shown in Figure 11. Refer to the section regarding Exposed Metal on Bottom of Package. As with any switch-mode DC/DC converter, try not to run sensitive signal or control lines underneath the converter package on other layers. **Recommendation 8:** The V<sub>OUT</sub> sense point should be just after the last output filter capacitor. Keep the sense trace short in order to avoid noise coupling into the node. Contact Altera MySupport for any remote sensing applications. **Recommendation 9**: Keep $R_A$ , $C_A$ , $R_B$ , and $R_{CA}$ close to the VFB pin (Refer to Figure 11). The VFB pin is a high-impedance, sensitive node. Keep the trace to this pin as short as possible. Whenever possible, connect $R_B$ directly to the AGND pins 52 and 53 instead of going through the GND plane. **Recommendation 10**: Follow all the layout recommendations as close as possible to optimize performance. Altera provides schematic and layout reviews for all customer designs. Contact Altera MySupport for detailed support (www.altera.com/mysupport). # **Design Considerations for Lead-Frame Based Modules** #### **Exposed Metal on Bottom of Package** Lead-frames offer many advantages in thermal performance, in reduced electrical lead resistance, and in overall foot print. However, they do require some special considerations. In the assembly process lead frame construction requires that, for mechanical support, some of the lead-frame cantilevers be exposed at the point where wire-bond or internal passives are attached. This results in several small pads being exposed on the bottom of the package, as shown in Figure 12. Only the thermal pad and the perimeter pads are to be mechanically or electrically connected to the PC board. The PCB top layer under the EN2342QI should be clear of any metal (copper pours, traces, or vias) except for the thermal pad. The "shaded-out" area in Figure 12 represents the area that should be clear of any metal on the top layer of the PCB. Any layer 1 metal under the shaded-out area runs the risk of undesirable shorted connections even if it is covered by soldermask. The solder stencil aperture should be smaller than the PCB ground pad. This will prevent excess solder from causing bridging between adjacent pins or other exposed metal under the package. Please consult the Enpirion Manufacturing Application Note for more details and recommendations. Figure 12: Lead-Frame exposed metal (Bottom View) Shaded area highlights exposed metal that is not to be mechanically or electrically connected to the PCB. Rev F # **Recommended PCB Footprint** Figure 13: EN2342QI PCB Footprint (Top View) The solder stencil aperture for the thermal pad (shown in blue) is based on Altera's manufacturing recommendations # **Package and Mechanical** Figure 14: EN2342QI Package Dimensions (Bottom View) Packing and Marking Information: www.altera.com/support/reliability/packing/rel-packing-and-marking.html ## **Contact Information** Altera Corporation 101 Innovation Drive San Jose, CA 95134 Phone: 408-544-7000 www.altera.com © 2014 Altera Corporation—Confidential. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.