# High Speed, Combi-Sense™ Two-Phase, Synchronous MOSFET Driver ### POWER MANAGEMENT ### Description The SC1214 is a high speed, Combi-Sense™, two-phase driver designed to drive high-side and low-side MOSFETs in two synchronous Buck converters. The driver combined with Combi-Sense PWM controllers, such as Semtech SC2643VX or SC2643, provides a cost effective two-phase voltage regulator for advanced microprocessors The Combi-Sense<sup>TM</sup> is a technique to sense the inductor current for peak current mode control of voltage regulator without using sensing resistor. It provides the following advantages: - No costly precision sensing resistor - Lossless current sensing - High level noise free signal - Fast response - Suitable for wide range of duty cycle The detailed explanation of the technique can be found in the Applications Information section. A 30ns max propagation delay from input transition to the gate of the power FET's guarantees operation at high switching frequencies. Internal overlap protection circuit prevents shoot-through from Vin to PGND in the main and synchronous MOSFETs. The adaptive overlap protection circuit ensures the bottom FET does not turn on until the top FET source has reached 1V, to prevent crossconduction. High current drive capability allows fast switching, thus reducing switching losses at high (up to 1.5MHz) frequencies without causing thermal stress on the driver. Under-voltage-lockout and over-temperature shutdown features are included for proper and safe operation. Timed latches and improved robustness are built into the housekeeping functions such as the Under Voltage Lockout and adaptive Shoot-through protection circuitry to prevent false triggering and to assure safe operation. The SC1214 is offered in a TSSOP-20 package. ### **Features** - High efficiency - +12V gate drive voltage - High peak drive current - Adaptive non-overlapping gate drives provide shoot-through protection - ◆ Support Combi-Sense<sup>™</sup> and VID-on-fly operations - ◆ Fast rise and fall times (15ns typical with 3000pf load) - Ultra-low (<30ns) propagation delay (BG going low)</li> - Floating top gate drive - Crowbar function for over voltage protection - High frequency (to 1.5 MHz) operation allows use of small inductors and low cost ceramic capacitors - ◆ Under-voltage-lockout - ◆ Low quiescent current ### **Applications** - ◆ Intel Pentium® processor power supplies - ◆ AMD Athlon<sup>™</sup> and AMD-K8<sup>™</sup> processor power supplies - ◆ High current low voltage DC-DC converters # Typical Application Circuit ### Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. | Parameter | Symbol | Conditions | Maximum | Units | |--------------------------------------|-----------------------------------------|----------------------------------------------|-------------|-------| | V <sub>IN</sub> Supply Voltage | V <sub>IN</sub> | | 16 | V | | BST, TG to DRN | $V_{\text{BST-DRN}}, V_{\text{TG-DRN}}$ | | 11 | V | | BST to PGND | V <sub>BST-PGND</sub> | | 40 | V | | BST to PGND Pulse | V <sub>BST-PULSE</sub> | t <sub>PULSE</sub> < 100ns | 45 | V | | DRN to PGND | V <sub>DRN-PGND</sub> | | -2 to 30 | V | | DRN to PGND Pulse | V <sub>DRN-PULSE</sub> | t <sub>PULSE</sub> < 200ns | -5 to 35 | V | | BG to PGND | V <sub>BG-PGND</sub> | | 11 | V | | VREG to PGND | V <sub>REG-PGND</sub> | | 11 | V | | VPN to PGND | V <sub>PN</sub> | | 16 | V | | VPN to PGND Pulse | V <sub>PN-PULSE</sub> | t <sub>PULSE</sub> < 100ns | 20 | V | | PWM Input | СО | | -0.3 to 8.5 | V | | Continuous Power Dissipation | P <sub>D</sub> | T <sub>A</sub> = 25°C, T <sub>J</sub> =125°C | 1.76 | W | | Thermal Resistance Junction to Case | | | 17 | °C/W | | Operating Junction Temperature Range | T <sub>J</sub> | | 0 to +150 | °C | | Storage Temperature Range | T <sub>STG</sub> | | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>LEAD</sub> | | 300 | °C | ### NOTE: (1) This device is ESD sensitive. Use of standard ESD handling precautions is required. ### Electrical Characteristics Unless specified: $T_A = 25$ °C; $V_{IN} = 12V$ ; $V_{REG} = 8.5V$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | |---------------------------------------------|------------------------|------------------------------|-----|-----|-----|-------|--| | Power Supply | Power Supply | | | | | | | | Supply Voltage | V <sub>IN</sub> | | 9 | 12 | 15 | V | | | Quiescent Current, Operating | lq_op | | | 3.0 | | mA | | | Under Voltage Lockout | Under Voltage Lockout | | | | | | | | Start Threshold of V <sub>REG</sub> Voltage | V <sub>REG_START</sub> | | | 4 | 4.3 | V | | | Hysteresis | Vhys | | | 160 | | mV | | | Internal LDO | | | | | | , | | | LDO Output | V <sub>REG</sub> | V <sub>IN</sub> = 9V to 15V | | 8.5 | | V | | | Drop Out Voltage | V <sub>DROP</sub> | V <sub>IN</sub> = 5V to 8.8V | | 0.3 | | V | | # Electrical Characteristics (Cont.) Unless specified: $T_A = 25$ °C; $V_{IN} = 12V$ ; $V_{REG} = 8.5V$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------|-----------------------|----------------------------------------|-----|-----|-----|-------| | CO1, CO2 | - | | 1 | 1 | | 1 | | Logic High Input Voltage | V <sub>CO_H</sub> | | 2.0 | | | V | | Logic Low Input Voltage | V <sub>co_L</sub> | | | | 0.8 | V | | Thermal Shutdown | | | | | | | | Over Temperature Trip Point | T <sub>OTP</sub> | | | 155 | | °C | | Hysteresis | T <sub>HYST</sub> | | | 10 | | °C | | High Side Driver (TG1, TG2) | | | | | | | | Outro at less adams | R <sub>SRC_TG</sub> | V V 0.5V | | 1.5 | 3.0 | - Ohm | | Output Impedance | R <sub>SINK_TG</sub> | $V_{BST} - V_{DRN} = 8.5V$ | | 1.0 | 2.0 | | | Rise Time | t <sub>R_TG</sub> | $CL = 3.3nF, V_{BST} - V_{DRN} = 8.5V$ | | 15 | | ns | | Fall Time | t <sub>F_TG</sub> | $CL = 3.3nF, V_{BST} - V_{DRN} = 8.5V$ | | 10 | | ns | | Propagation Delay, TG Going High | t <sub>PDH_TG</sub> | $V_{BST} - V_{DRN} = 8.5V$ | | 37 | | ns | | Propagation Delay, TG Going Low | t <sub>PDL_TG</sub> | $V_{BST} - V_{DRN} = 8.5V$ | | 30 | | ns | | Low-Side Driver (BG1, BG2) | | | | | | | | Output Impedance | R <sub>SRC_BG</sub> | V <sub>RFG</sub> = 8.5V | | 1.5 | 3.0 | - Ohm | | Output impedance | R <sub>SINK_BG</sub> | V <sub>REG</sub> – 0.5 V | | 1.5 | 3.0 | | | Rise Time | t <sub>R_BG</sub> | $CL = 3.3nF, V_{REG} = 8.5V$ | | 10 | | ns | | Fall Time | t <sub>F_BG</sub> | $CL = 3.3nF, V_{REG} = 8.5V$ | | 10 | | ns | | Propagation Delay, BG Going High | t <sub>PDH_BG</sub> | $V_{REG} = 8.5V$ | | 20 | | ns | | Propagation Delay, BG Going Low | t <sub>PDL_BG</sub> | V <sub>REG</sub> = 8.5V | | 27 | | ns | | BG1, BG2 Minimum Off-time(1) | t <sub>OFF_BG</sub> | | | 75 | | ns | | Under-Voltage-Lockout Time Dela | | | • | • | | • | | V <sub>REG</sub> ramping up | t <sub>PDH_UVLO</sub> | | | 2 | | μs | | V <sub>REG</sub> ramping down | t <sub>PDL_UVLO</sub> | | | 2 | | μs | ### NOTE: (1) Guaranteed by design. # Timing Diagrams # Pin Configurations # Ordering Information | Device | Package | Temp. Range( T <sub>j</sub> ) | |-------------------------------|----------|-------------------------------| | SC1214TSTR <sup>(1)</sup> | TSSOP-20 | 0 - 125°C | | SC1214TSTRT <sup>(1)(2)</sup> | TSSOP-20 | 0 - 125°C | #### Note: - (1) Only available in tape and reel packaging. A reel contains 2500 devices. - (2) Lead free product. This product is fully WEEE and RoHS compliant. ### Pin Descriptions | Pin# | Pin Name | Pin Function | | | |--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 2,12 | TG1, TG2 | Output gate drive for the switching (top) MOSFET. | | | | 1,11 | DRN1, DRN2 | The power phase node (or switching node) of the synchronous buck converter. This pin can be subjected to a negative spike up to -VREG relative to PGND without affecting operation. | | | | 3, 13 | BST1, BST2 | Bootstrap pin. A capacitor is connected between BST and DRN pins to develop the floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically 1µF (ceramic). | | | | 18,8 | VREG1,VREG2 | LDO output. Decouple with 1µF to 4.7µF (ceramic) with lead length no more than 0.2" (5mm). | | | | 4,14 | CO1, CO2 | Logic level PWM input signal to the SC1214 supplied by external controller. An internal 50kohm resistor is connected from this pin to PGND. | | | | 16,6 | VPN1, VPN2 | Virtual Phase Node. Connect an RC between this pin and the output sense point to Enable Combi-Sense ™ operation. See the Typical Application Circuit. | | | | 10, 20 | PGND | Ground. Keep these pins close to the synchronous MOSFETs source. | | | | 19,9 | BG1, BG2 | Output gate drive for the synchronous (bottom) MOSFET. | | | | 17,7 | VIN1,VIN2 | Supply power for low gate drive, LDO and the internal Combi-Sense ™ circuitry. Connect to input power rail of the converter. | | | # Block Diagram ### Outline Drawing - TSSOP-20 ### Land Pattern - TSSOP-20 | | DIMENSIONS | | | | | |-----|------------|-------------|--|--|--| | DIM | INCHES | MILLIMETERS | | | | | С | (.222) | (5.65) | | | | | G | .161 | 4.10 | | | | | Р | .026 | 0.65 | | | | | X | .016 | 0.40 | | | | | Υ | .061 | 1.55 | | | | | Z | .283 | 7.20 | | | | #### NOTES: THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. 3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. REFERENCE JEDEC STD MO-153, VARIATION AC ### **Contact Information** Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804